# Design of Logic Systems II – Verilog HDL

# Final Project Report

Connect Four Game (via VGA)



Muaz Rahman Jose Hernandez

ECE 3135 – Design of Logic Systems II

25 November 2013

# I. Evaluation of Submitted Proposal

Our submitted proposal back on 30 Sept 2013 was the following:

"In this project, we will build a videogame which will be controlled using the Basys2 FPGA board. The game to be built is called connect-4. The game consists of a 6-by-6 board where two players place circles until one of them has 4 circles connected in a row. The circles can be aligned vertically, horizontally or diagonally. The circles are placed on the board by dropping them to the bottom of the grid and taking turns between the two players. Once one of the players has reached a connection of 4 circles in a row, that player wins the game."

Our finished product came about to be exactly what was submitted on our proposal except we used a 6x7 board rather than a 6x6 one simply because of the fact that the logic of the game would be hindered if we did not resize to 6x7. Besides this minor adjustment, our finished product is the same as the one we proposed.

# II. Detailed Description of Project Goal

The goal of this connect-4 game is to basically create an interface wherein there are two players, and they both take turns dropping pins/blocks into a grid. Each player has their own color block that is specific to them. The one who wins is the first player that can get at least four of their blocks connected in a row. This connection can either be aligned vertically, horizontally, or diagonally. This is pretty much the overall goal and structure of this game.

Now in terms of our implementation of this game described above using a Basys2 Board and HDL programming language, we had to create several modules that would implement the necessary functionalities. One of the essential modules that we created was the VGA module. This was one of the most critical aspects simply because this actually made the game visible to our user/audience. Without this visual feature, our game would be rendered pointless. The visual aspects would include the game board itself, and the blocks for each of the two players.

Aside from the VGA module, the next important module was trying to implement the logic behind this game, and essentially we had to create an extremely detailed state machine that would take us through every possible scenario that can occur during this game. We had to make sure each player has their successive turns and had to account for their every possible move on the game itself. Using this state machine module, we would then also have to generate an output when there is a four way connection between the blocks of the same player, deeming them to be the winner of the game.

The other modules included our top module where we highlighted the major inputs and outputs of our program, as well as passing along our variables to the other sub-modules. One of the sub-modules included a debouncing module that was for the buttons that we would need to use in order for the user to communicate to the vga module. This module took care of the buttons being pressed and to make sure that the players would not drop twice. On our board itself, we had to implement both the buttons to select block drop, as well as the switches to select where the user would like to drop their block.

# III. Design and Implementation

# A. High Level Schematics







# B. RTL Level Code Snippets

#### Top Module:

```
1 //player 1 is red, player 2 is blue
2 module connect_four_top
                                                       // the 50 MHz incoming clock signal
          (CLK50,
3
                                                       // 4 buttons, P1, P2, idk, reset game
 4
           P1, P2, Reset_button,
                                                      // 7 switches to choose the column to drop
5
           Sw6, Sw5, Sw4, Sw3, Sw2, Sw1, Sw0,
                                                     // 4 anodes to selct the 7 segs
// 8 cathodes for 7segs
 6
           An3, An2, An1, An0,
           An3, An2, An1, An0,
Ca, Cb, Cc, Cd, Ce, Cf, Cg, Dp,
7
           vga_h_sync, vga_v_sync, vga_r, vga_g, vga_b);
                                                               // VGA signals
8
9
           /* INPUTS */
10
           input CLK50;
11
           input P1, P2, Reset_button;
12
           input Sw6, Sw5, Sw4, Sw3, Sw2, Sw1, Sw0;
13
14
           /* OUTPUTS */
15
16
           output Ano, An1, An2, An3;
                                                       //7 segs
17
           output Cg, Cf, Ce, Cd, Cc, Cb, Ca, Dp;
                                                      //7seg(diodes)
18
19
           output vga h sync, vga v sync;
                                                       //vga outputs for screen
           output vga_r, vga_g, vga_b;
                                                       //colors for screen
20
21
           /* CLOCK SIGNALS */
22
           wire reset, CLK50;
23
24
           wire board_clk, sys_clk;
25
           wire [1:0] ssdscan_clk;
26
           reg [26:0] DIV CLK;
                                                       //clock divider
27
           reg CLK_int25;
                                                       //new clock to give 25MHz output
28
           //make clock half the frequency
29
           always @(posedge CLK50) begin
30
```

#### Debouncing Module:

```
1 module deb(CLK, RESET, PB, DPB, SCEN, MCEN, CCEN);
             input CLK, RESET;
  3
             input PB;//player
  4
  5
             output DPB;//to check if player has input a square
  6
             output SCEN, MCEN, CCEN;
  7
  8
  9
  10
 11
             parameter N_dc = 7;
 12
              (* fsm encoding = "user" *)
 13
             reg [5:0] state;
 14
             reg [N_dc-1:0] debounce_count;
 15
             reg [3:0] MCEN_count;
 16
 17
              assign {DPB, SCEN, MCEN, CCEN} = state[5:2];
 18
 19
 20
              localparam
 21
                     INI
                                = 6'b000000,
                                = 6'b000001,
 22
                     SCEN st
                                = 6'b111100,
 23
                     WS
                                = 6'b100000,
 24
                     MCEN st
                                = 6'b101100,
 25
                                = 6'b100100,
                     CCEN st
 26
                     MCEN_cont = 6'b101101,
 27
 28
                     CCR
                                = 6'b100001,
                                = 6'b100010;
                     WFCR
 29
 30
```

#### State Machine Module:

```
timescale 1ns / 1ps
   module connect four
 2
            (player_input, player,
3
 4
            start, clk, reset,
            Q_INI, Q_P1, Q_P1C, Q_P1C2, Q_P2, Q_P2C, Q_P2C2, Q_END,
5
            game_data, empty, win_con, error);
 6
           input clk, reset;
           input start;
10
           input [6:0] player input;
11
           input player;
12
13
           reg [1:0] input_data; // 2 bit data (00 = none, 10 = player 1, 11 = player 2)
reg [5:0] addr;//address
14
15
           reg [3:0] cnt;//counter for full column
16
17
18
            reg flag, flag_local, flag_local2;//to check square conditions and players' victory
19
            integer i, j, k;
20
21
            output reg [41:0] game data;
22
            output reg [41:0] empty;
            output reg [1:0] win_con; // 00 = draw, 01 = player 1 win, 10 = player 2 win
23
            output reg error; //column already full
24
25
26
            reg [7:0] state;
            output wire Q_INI, Q_P1, Q_P1C, Q_P1C2, Q_P2, Q_P2C, Q_P2C2, Q_END;
27
28
            assign {Q END, Q P2C2, Q P2C, Q P2C, Q P1C2, Q P1C, Q P1, Q INI} = state;
29
30
            localparam
```

#### VGA Module:

```
1 // Connect Four VGA
 2 //`timescale 1ns / 1ps
 4 module connect_four_vga
            (game_data, empty, clk, sys_clk, reset,
 5
 6
            vga_h_sync, vga_v_sync, vga_r, vga_g, vga_b
            );
 8
            /* INPUTS */
            input [41:0] game_data; // 0 is player 1, 1 is player 2
10
            input [41:0] empty; // 0 is empty, 1 is taken
11
            input clk, sys_clk, reset;
12
13
            /* OUTPUTS */
14
15
            output vga_h_sync, vga_v_sync;
16
            output reg vga_r, vga_g, vga_b;
17
18
            /* LOCAL SIGNALS */
19
            wire inDisplayArea; //to draw squares
20
            wire [9:0] CounterX; //for pixels accross
            wire [9:0] CounterY; //for pixels up-down
21
            reg [9:0] positionX = 60;
22
            reg [9:0] positionY = 60;
23
24
            wire lines, p1, p2;//grid and squares for players
25
26
            //generate colors on screen
27
            always @(posedge sys clk)
28
                    begin
                            vga_r <= p1 & inDisplayArea;
29
                            vga b <= p2 & inDisplayArea;
30
```

#### Sync Module:

```
1 module sync(clk, reset, vga_h_sync, vga_v_sync, inDisplayArea, CounterX, CounterY);
             input clk;
 3
             input reset;
            output vga_h_sync, vga_v_sync;
 4
            output inDisplayArea;
 5
            output [9:0] CounterX;
 6
            output [9:0] CounterY;
 8
 9
            reg [9:01 CounterX:
10
            reg [9:0] CounterY;
11
             reg vga HS, vga VS;
12
            reg inDisplayArea;
13
14
            //increment column counter
15
             always @(posedge clk)
16
                     begin
17
                             if (reset)
18
                                      CounterX <= 0:
19
                             else if (CounterX==10'h320)
20
                                      CounterX <= 0;
21
22
                                      CounterX <= CounterX + 1'b1:
23
                     end
24
25
             //increment row counter
26
             always @(posedge clk)
27
                     begin
28
                                     CounterY<=0;
29
                             else if(CounterY==10'h209)
30
```

# C. Explanation of RTL Level Code

#### Top Module:

The top module initializes all the necessary major inputs and outputs for this project. This would include aspects such as the buttons, switches, seven segment displays, vga components, the clock, and various others. One of the important tasks this top module does is send out various signals to sub-modules, which basically allows us to divide up the various workloads that would be included in this project. Aside from this, the top module begins by implementing various clock signals, which would allow us to implement these clock signals for a varitey of functions. The purpose of creating different clocks is to use a different clock for each module without having the modules to interfere whit each other. However each clock is just a copy of the main clock with same frequency. The original 50Mhz clock originated from the board was converted to a 25 Mhz clock to be able to sync with our VGA display. We then go on to convert our input signals to wires and create a variety of new wires in order to pass the information to the sub-modules. As stated earlier, the major task of this top module is to take the input signals and assign them to the correct modules to be implemented properly. This module also takes care of displaying the correct player number, column number and winner using the seven segment displays. This is done using the techniques learned during lab. The seven segment displays are control using case statement s where we control which 7-seg and which part of the 7-seg is turned on.

#### Debouncing Module:

The idea behind this debouncing module is to simply make sure that the boards functionality and push-button inputs do not become misaligned with the vga module. Thus this module has to keep in check what the user has input so far and then re-sync the vga and input button to align both sections properly for the users next input. This module thus has a variety of states that it needs to account for. Each state has a different count that is assigned to it, which is a 6-bit signature. As

each of these states increment the next state will be outputted to the function. Each state checks the specific debounce count and generates the necessary state. This makes sure that when the player presses the button, the block is not dropped more than once. Two identical modules were used for debouncing. One was used for player one and another for player two.

#### State Machine Module:

The state machine module is the most critical module of this project. It keeps track of what is happening and knows what logic is being inputted and outputted to and from the system. Based on these factors, it goes to the next state and does the proper computations to assign the proper values to the necessary variables. The state machine keeps track of the logic of the game and the system as a whole. We start off this module by assigning the various states that will be necessary. These states cover progress from the beginning of the game to the end of the game where the user has won by getting four blocks of their own in a row. In order to keep track of which input is selected by the user where, we also need to select and initialize the 7-bit variable to represent the 7 columns. We then begin our always method which is selected and used based on the positive edge of the clock cycle. It first checks if the user presses the reset button. If this is the case then the board will reset itself and all of its data, and will go to the first state. Moving along, it next begins a case statement with all of the possible states. If we are still in the initial state, it gives it initial values to get the board started and moves on to the next state. The next check will be for which player's turn at that moment in time. We have two separate sets of states to represent the different possibilities of each player. Essentially the states have the same functionality but they depend on each player. After determing which player's turn it is, we then go on to see which input they have inserted their block into. And depending on this input, we store in a register what the board itself looks like and which spaces have been taken up so far. Every time a player inputs a block our logic checks the entire board again to find the blocks that have been filled and to check if there is any winner. We have three check conditions, one for veritical, one for horizontal, and one for diagonal. We loop through each column and row of the board using for loops, and we check every cell to see what the values are and we store this in memory. If a match of four in a row is found, we assign a flag to go high. At the end, if this flag is still high, we deep that specific player the winner, and we go to our end state. Thus the game is over.

### VGA Module:

The purpose of this module is basically to give the correct values for our display monitor and make sure the blocks for each player as well as the grid itself is in correct order and fashion. We have to make sure we assign the correct coordinates for each of these three variables and there after we pass on all of these to our secondary module named "sync" which basically is in charge of v\_sync and h\_sync functionalities, that will actually display what is necessary. This VGA module is simply in charge of making sure the correct pixels are displayed at the correct place at the correct time. We assign the correct values for Players1 block, which is a Red Square. Players2 block is a Blue Square. And the grid itself is composed of green lines 6x7. We then pass on our necessary values to our sync module, explained in the next section.

#### Sync Module:

This sync module is basically what is used to actually display a picture on the screen via the VGA cable. It takes as the major input the h\_sync and v\_sync and based on the positive clock cycle, we have it sending signals to the monitor. We use two variables CounterX and CounterY to specify which lines and what direction should these two sync variables display. We also have to make sure to increment each row counter on every positive clock edge as well. Using the counter variables we generate synchronization signals for the v\_sync and h\_sync. We also specify in this module the Display Area itself, and how much of the screen it should cover. This is basically the entire functionality of this module.

## **IV. Testing Methods**

## A. Testbench Code File Snippets

State Machine Module:

```
always #10 clk = ~clk;
45
       initial begin
46
          // Initialize Inputs
48
          player_input = 0;
49
          player = 0;
          start = 0;
50
          c1k = 0:
51
52
          reset = 0;
53
          // Wait 100 ns for global reset to finish
54
          #10:
55
56
          // Add stimulus here
57
          #10 reset = 1;
58
          #10 reset = 0;
59
60
          #10 player = 1;
62
          #10 player = ~player;
          #10 start = 1;
          #10 player_input = 7'b1000000;
64
65
          #10 player = 0;
66
          #10 player = ~player;
67
          #10 start = 1;
68
          #10 player_input = 7'b0000001;
69
70
          #15 player = 1;
71
          #15 player = ~player;
72
          #15 start = 1;
73
          #15 player_input = 7'b0100000;
```

15

16

17

18

19

20

21

43

44

endmodule

deb uut (

.CLK(CLK),

.PB(PB),

.DPB (DPB)

.SCEN (SCEN),

.MCEN (MCEN),

.RESET (RESET) ,

Debouncing Module:

.CCEN (CCEN) 22 23 24 always #10 CLK = ~CLK; 25 initial begin 26 // Initialize Inputs 27 CLK = 0; 28 29 RESET = 0; 30 PB = 0: 31

// Wait 100 ns for global reset to finish 32 33 #10; 34 // Add stimulus here 35 #10 RESET = 1; 36 #10 RESET = 0; 37 38 39 #10 PB = ~PB: 40 41 end

#### VGA Module:

```
.game_data(game_data),
20
          .empty(empty),
21
         .clk(clk),
         .sys_clk(sys_clk),
22
23
          .reset (reset),
24
          .vga_h_sync(vga_h_sync),
          .vga_v_sync(vga_v_sync),
25
26
          .vga r(vga r),
          .vga_g(vga_g),
27
          .vga_b(vga_b)
28
29
30
31
       always #10 sys_clk = ~sys_clk;
       initial begin
32
          // Initialize Inputs
33
34
          game_data = 0;
         empty = 0;
35
36
         clk = 0;
         sys_clk = 0;
37
38
         reset = 0;
39
         // Wait 10 ns for global reset to finish
40
41
         #10;
42
          // Add stimulus here
43
44
45
46
       end
47
48 endmodule
```

#### Sync Module:

```
12
       wire [9:0] CounterY;
13
       // Instantiate the Unit Under Test (UUT)
14
       sync uut (
15
16
          .clk(clk),
          .reset(reset),
17
         .vga_h_sync(vga_h_sync),
18
19
          .vga_v_sync(vga_v_sync),
          .inDisplayArea(inDisplayArea),
20
21
          .CounterX (CounterX),
          .CounterY(CounterY)
22
23
       );
24
       always #10 clk = ~clk;
25
26
       initial begin
         // Initialize Inputs
27
28
          clk = 0;
          reset = 0;
29
30
          // Wait 10 ns for global reset to finish
31
32
          #10;
33
          #10 reset = 0;
34
35
          #10 reset = 1;
36
37
          #20 reset = 0;
38
39
       end
40
41 endmodule
```

#### Top Module:

```
// Wait 10 ns for global reset to finish
 83
 84
          #10;
 85
          // Add stimulus here
86
87
         #10 Reset button = 1;
         #10 Reset_button = 0;
88
 89
 90
          #10 P1 = 1;
          #10 Sw6 = 1;
 91
          #10 Sw5 = 1;
 92
 93
          #10 Sw4 = 1;
          #10 Sw3 = 1;
 94
          #10 Sw2 = 1;
 95
 96
          #10 Sw1 = 1;
          #10 Sw0 = 1;
 97
98
          #20 P2 = 1;
99
          #20 Sw6 = 1;
100
          #20 Sw5 = 1;
101
102
          #20 Sw4 = 1;
          #20 Sw3 = 1;
103
         #20 Sw2 = 1;
104
105
         #20 Sw1 = 1;
106
          #20 Sw0 = 1;
107
108
       end
109
110 endmodule
```

#### UCF:

```
3 NET "vga_b" LOC = H13;
 4 NET "vga g" LOC = F14;
 5 NET "vga h sync" LOC = J14;
 6 NET "vga_r" LOC = C14;
 7 NET "vga_v_sync" LOC = K13;
8 NET "Sw0" LOC = P11;
 9 NET "Sw1" LOC = L3;
10 NET "Sw2" LOC = K3;
11 NET "Sw3" LOC = B4;
12 NET "Sw4" LOC = G3;
13 NET "Sw5" LOC = F3;
14 NET "Sw6" LOC = E2;
15
16 NET "CLK50" LOC = B8;
17 NET "An0" LOC = F12;
18 NET "An1" LOC = J12;
19 NET "An2" LOC = M13;
20 NET "An3" LOC = K14;
21 NET "Ca" LOC = L14;
22 NET "Cb" LOC = H12;
23 NET "Cc" LOC = N14;
24 NET "Cd" LOC = N11;
25 NET "Ce" LOC = P12;
26 NET "Cf" LOC = L13;
27 NET "Cg" LOC = M12;
28
29 NET "P1" LOC = G12;
30 NET "P2" LOC = C11;
31 NET "Reset_button" LOC = A7;
32
```

# B. Testbench Diagrams

State Machine Module:



Debouncing Module:



VGA Module:



#### Sync Module:



#### Top Module:



# C. Testbench Diagram Explanation

#### State Machine Module:

Initially we reset all the values by setting the Reset to high and then to low to make sure everything is in order. Then the game begins – we are in the Initial State. Then the state that begins is the Player1 State. In this state the player chooses their input value. The input is inserted and the game data variable is updated with the inserted value. Then the next state checks if this in fact is a correct value. If so it moves to the next state which checks the state of the board to see if this move makes this player the winner. If no winner is found, then we move on the states dealing with Player2. Input for Player2 is inserted and the same checks and flags that were for Player1 apply for Player2. We continue to loop through these states and update the game data as necessary until the game data logic finds that the board is in a state in which the last player that made a move was one that deems them a winner (meaning they were able to get Four in a Row). When this happens, the last state begins which is the End state in which the game stops, signaling a winner. The game is now over. You can restart the game again by setting reset to high.

## Debouncing Module:

The purpose of this module is basically to make sure that all the signals are synchronized at the same time and are in order. When looking at the waveform, you can see that when the input signal is high the concurring signals only turn high after a certain period of time. Thus the idea of debouncing. It makes sure that there is a slight delay in the output variable in order to make sure that that specific input is actually set to high. This module applies to our push button switches.

#### VGA Module:

The purpose of this module is to make sure the colors and color signals are being displayed properly. The color signals in this case only apply to the actual colors themselves and not the V\_sync or H\_sync signals. If you take a closer look at the module itself you can see that what we do in this module is just assign the necessary values to all the color lines and player inputs to make sure they will be displayed correctly, such as the red and blue player blocks. This waveform confirms the fact that these values will be displayed properly.

## Sync Module:

The sync module is where the major components of the VGA are being initialized and worked out. You can find in this module that the V\_sync and H\_sync are working here, along with the Display output which is the actual grid that is being displayed on the screen at the correct positions and times. We also make sure that the correct clock signal is being implemented and passed along to the VGA output.

#### Top Module:

In this module we make sure that the switches and seven segments are working in order and when the switches are switched up (meaning it's high – as you can see on the waveforms). The idea is that when the user makes a switch turn high, the corresponding anodes or seven segments should also turn on and display its correct value. From the waveform shown in the previous section, you can tell that when the switches are high the corresponding anodes also turn high.

# V. Results

# A. Screenshots



Game over and won by Player Red because he was able to get Four Blocks in a Row.



Shows which player has won the game

Switches – (column selector for user. 0 thru 6

Shows which player's turn it is

Shows which column the player is choosing (depending on the switch)



Reset Game Button Player 2 Block Drop Button Player 1 Block Drop Button

# B. Video/Recordings

Video recordings will be presented in class during final project presentations and will also be attached to this project report as an additional document (if sent via electronically).